2021-02-04 18:00:00 -06:00
|
|
|
- // MIR for `t32` before Inline
|
|
|
|
+ // MIR for `t32` after Inline
|
|
|
|
|
|
|
|
fn t32() -> () {
|
2022-11-02 16:54:49 -05:00
|
|
|
let mut _0: (); // return place in scope 0 at $DIR/inline_instruction_set.rs:+0:14: +0:14
|
|
|
|
let _1: (); // in scope 0 at $DIR/inline_instruction_set.rs:+1:5: +1:26
|
|
|
|
let _2: (); // in scope 0 at $DIR/inline_instruction_set.rs:+2:5: +2:26
|
2022-11-07 13:07:07 -06:00
|
|
|
let _3: (); // in scope 0 at $DIR/inline_instruction_set.rs:+3:5: +3:30
|
|
|
|
let _4: (); // in scope 0 at $DIR/inline_instruction_set.rs:+4:5: +4:41
|
|
|
|
+ scope 1 (inlined instruction_set_t32) { // at $DIR/inline_instruction_set.rs:50:5: 50:26
|
|
|
|
+ }
|
|
|
|
+ scope 2 (inlined instruction_set_default) { // at $DIR/inline_instruction_set.rs:51:5: 51:30
|
2021-02-04 18:00:00 -06:00
|
|
|
+ }
|
|
|
|
|
|
|
|
bb0: {
|
2022-11-02 16:54:49 -05:00
|
|
|
StorageLive(_1); // scope 0 at $DIR/inline_instruction_set.rs:+1:5: +1:26
|
|
|
|
_1 = instruction_set_a32() -> bb1; // scope 0 at $DIR/inline_instruction_set.rs:+1:5: +1:26
|
2021-02-04 18:00:00 -06:00
|
|
|
// mir::Constant
|
2022-11-07 13:07:07 -06:00
|
|
|
// + span: $DIR/inline_instruction_set.rs:49:5: 49:24
|
2022-07-06 09:14:46 -05:00
|
|
|
// + literal: Const { ty: fn() {instruction_set_a32}, val: Value(<ZST>) }
|
2021-02-04 18:00:00 -06:00
|
|
|
}
|
|
|
|
|
|
|
|
bb1: {
|
2022-11-02 16:54:49 -05:00
|
|
|
StorageDead(_1); // scope 0 at $DIR/inline_instruction_set.rs:+1:26: +1:27
|
|
|
|
StorageLive(_2); // scope 0 at $DIR/inline_instruction_set.rs:+2:5: +2:26
|
|
|
|
- _2 = instruction_set_t32() -> bb2; // scope 0 at $DIR/inline_instruction_set.rs:+2:5: +2:26
|
2021-02-04 18:00:00 -06:00
|
|
|
- // mir::Constant
|
2022-11-07 13:07:07 -06:00
|
|
|
- // + span: $DIR/inline_instruction_set.rs:50:5: 50:24
|
2022-07-06 09:14:46 -05:00
|
|
|
- // + literal: Const { ty: fn() {instruction_set_t32}, val: Value(<ZST>) }
|
2021-02-04 18:00:00 -06:00
|
|
|
- }
|
|
|
|
-
|
|
|
|
- bb2: {
|
2022-11-02 16:54:49 -05:00
|
|
|
StorageDead(_2); // scope 0 at $DIR/inline_instruction_set.rs:+2:26: +2:27
|
2022-11-07 13:07:07 -06:00
|
|
|
StorageLive(_3); // scope 0 at $DIR/inline_instruction_set.rs:+3:5: +3:30
|
|
|
|
- _3 = instruction_set_default() -> bb3; // scope 0 at $DIR/inline_instruction_set.rs:+3:5: +3:30
|
|
|
|
- // mir::Constant
|
|
|
|
- // + span: $DIR/inline_instruction_set.rs:51:5: 51:28
|
|
|
|
- // + literal: Const { ty: fn() {instruction_set_default}, val: Value(<ZST>) }
|
|
|
|
- }
|
|
|
|
-
|
|
|
|
- bb3: {
|
|
|
|
StorageDead(_3); // scope 0 at $DIR/inline_instruction_set.rs:+3:30: +3:31
|
|
|
|
StorageLive(_4); // scope 0 at $DIR/inline_instruction_set.rs:+4:5: +4:41
|
|
|
|
- _4 = inline_always_and_using_inline_asm() -> bb4; // scope 0 at $DIR/inline_instruction_set.rs:+4:5: +4:41
|
|
|
|
+ _4 = inline_always_and_using_inline_asm() -> bb2; // scope 0 at $DIR/inline_instruction_set.rs:+4:5: +4:41
|
2021-02-04 18:00:00 -06:00
|
|
|
// mir::Constant
|
2022-11-07 13:07:07 -06:00
|
|
|
// + span: $DIR/inline_instruction_set.rs:52:5: 52:39
|
|
|
|
// + literal: Const { ty: fn() {inline_always_and_using_inline_asm}, val: Value(<ZST>) }
|
2021-02-04 18:00:00 -06:00
|
|
|
}
|
|
|
|
|
2022-11-07 13:07:07 -06:00
|
|
|
- bb4: {
|
2021-02-04 18:00:00 -06:00
|
|
|
+ bb2: {
|
2022-11-07 13:07:07 -06:00
|
|
|
StorageDead(_4); // scope 0 at $DIR/inline_instruction_set.rs:+4:41: +4:42
|
|
|
|
_0 = const (); // scope 0 at $DIR/inline_instruction_set.rs:+0:14: +5:2
|
|
|
|
return; // scope 0 at $DIR/inline_instruction_set.rs:+5:2: +5:2
|
2021-02-04 18:00:00 -06:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|